Files
OpenCellular/core/minute-ia/atomic.c
Jaiber John a625b710c3 minute-ia: Enable x86 core for Intel ISH
Add intial minute-IA (x86) core to to enable the FW
to boot on Intel Integrated Sensor Hub (ISH).

BUG=chrome-os-partner:51851
BRANCH=None
TEST=`make buildall -j`

Change-Id: I4dcf841766f216cd00fb1d4214fae19ba5de5603
Signed-off-by: Jaiber John <jaiber.j.john@intel.com>
Signed-off-by: Alex Brill <alexander.brill@intel.com>
Reviewed-on: https://chromium-review.googlesource.com/336443
Commit-Ready: Raj Mojumder <raj.mojumder@intel.com>
Tested-by: Raj Mojumder <raj.mojumder@intel.com>
Reviewed-by: Aaron Durbin <adurbin@chromium.org>
2016-08-10 20:07:36 -07:00

72 lines
1.4 KiB
C

/* Copyright (c) 2016 The Chromium OS Authors. All rights reserved.
* Use of this source code is governed by a BSD-style license that can be
* found in the LICENSE file.
*/
#include "atomic.h"
inline int bool_compare_and_swap_u32(uint32_t *var, uint32_t old_value,
uint32_t new_value)
{
uint32_t _old_value = old_value;
__asm__ __volatile__("cmpxchg %1, %2\n"
: "=a"(old_value)
: "r"(new_value), "m"(*var), "a" (old_value)
: "memory");
return (_old_value == old_value);
}
inline void atomic_or_u8(uint8_t *addr, uint8_t bits)
{
ATOMIC_OP(or, addr, bits);
}
inline void atomic_and_u8(uint8_t *addr, uint8_t bits)
{
ATOMIC_OP(and, addr, bits);
}
inline void atomic_clear(uint32_t volatile *addr, uint32_t bits)
{
ATOMIC_OP(btr, addr, bits >> 1);
}
inline void atomic_or(uint32_t volatile *addr, uint32_t bits)
{
ATOMIC_OP(orl, addr, bits);
}
inline void atomic_add(uint32_t volatile *addr, uint32_t value)
{
ATOMIC_OP(addl, addr, value);
}
inline void atomic_and(uint32_t volatile *addr, uint32_t value)
{
ATOMIC_OP(andl, addr, value);
}
inline void atomic_sub(uint32_t volatile *addr, uint32_t value)
{
ATOMIC_OP(subl, addr, value);
}
inline uint32_t atomic_read_clear(uint32_t volatile *addr)
{
int loc = 0;
if (*addr == 0)
return 0;
asm volatile("bsr %1, %0\n"
"lock; btr %0, %1\n"
: "=&r" (loc)
: "m" (*addr)
: "memory"
);
return (1 << loc);
}