mirror of
https://github.com/Telecominfraproject/OpenCellular.git
synced 2026-01-08 00:21:46 +00:00
Our code base contains a lot of debug messages in this pattern:
CPRINTF("[%T xxx]\n") or ccprintf("[%T xxx]\n")
The strings are taking up spaces in the EC binaries, so let's refactor
this by adding cprints() and ccprints().
cprints() is just like cprintf(), except that it adds the brackets
and the timestamp. ccprints() is equivalent to cprints(CC_CONSOLE, ...)
This saves us hundreds of bytes in EC binaries.
BUG=chromium:374575
TEST=Build and check flash size
BRANCH=None
Change-Id: Ifafe8dc1b80e698b28ed42b70518c7917b49ee51
Signed-off-by: Vic Yang <victoryang@chromium.org>
Reviewed-on: https://chromium-review.googlesource.com/200490
Reviewed-by: Randall Spangler <rspangler@chromium.org>
457 lines
12 KiB
C
457 lines
12 KiB
C
/* Copyright (c) 2013 The Chromium OS Authors. All rights reserved.
|
|
* Use of this source code is governed by a BSD-style license that can be
|
|
* found in the LICENSE file.
|
|
*/
|
|
|
|
/* X86 baytrail chipset power control module for Chrome EC */
|
|
|
|
#include "chipset.h"
|
|
#include "common.h"
|
|
#include "console.h"
|
|
#include "ec_commands.h"
|
|
#include "gpio.h"
|
|
#include "hooks.h"
|
|
#include "host_command.h"
|
|
#include "lid_switch.h"
|
|
#include "lpc.h"
|
|
#include "power.h"
|
|
#include "power_button.h"
|
|
#include "system.h"
|
|
#include "timer.h"
|
|
#include "usb_charge.h"
|
|
#include "util.h"
|
|
#include "wireless.h"
|
|
|
|
/* Console output macros */
|
|
#define CPUTS(outstr) cputs(CC_CHIPSET, outstr)
|
|
#define CPRINTS(format, args...) cprints(CC_CHIPSET, format, ## args)
|
|
|
|
/* Input state flags */
|
|
#define IN_PGOOD_PP5000 POWER_SIGNAL_MASK(X86_PGOOD_PP5000)
|
|
#define IN_PGOOD_PP1050 POWER_SIGNAL_MASK(X86_PGOOD_PP1050)
|
|
#define IN_PGOOD_S5 POWER_SIGNAL_MASK(X86_PGOOD_S5)
|
|
#define IN_PGOOD_VCORE POWER_SIGNAL_MASK(X86_PGOOD_VCORE)
|
|
#define IN_SLP_S3_DEASSERTED POWER_SIGNAL_MASK(X86_SLP_S3_DEASSERTED)
|
|
#define IN_SLP_S4_DEASSERTED POWER_SIGNAL_MASK(X86_SLP_S4_DEASSERTED)
|
|
|
|
/* All always-on supplies */
|
|
#define IN_PGOOD_ALWAYS_ON (IN_PGOOD_S5)
|
|
/* All non-core power rails */
|
|
#define IN_PGOOD_ALL_NONCORE (IN_PGOOD_PP5000)
|
|
/* All core power rails */
|
|
#define IN_PGOOD_ALL_CORE (IN_PGOOD_VCORE)
|
|
/* Rails required for S3 */
|
|
#define IN_PGOOD_S3 (IN_PGOOD_ALWAYS_ON)
|
|
/* Rails required for S0 */
|
|
#define IN_PGOOD_S0 (IN_PGOOD_ALWAYS_ON | IN_PGOOD_ALL_NONCORE)
|
|
|
|
/* All PM_SLP signals from PCH deasserted */
|
|
#define IN_ALL_PM_SLP_DEASSERTED (IN_SLP_S3_DEASSERTED | IN_SLP_S4_DEASSERTED)
|
|
/* All inputs in the right state for S0 */
|
|
#define IN_ALL_S0 (IN_PGOOD_ALWAYS_ON | IN_PGOOD_ALL_NONCORE | \
|
|
IN_PGOOD_ALL_CORE | IN_ALL_PM_SLP_DEASSERTED)
|
|
|
|
static int throttle_cpu; /* Throttle CPU? */
|
|
static int pause_in_s5 = 1; /* Pause in S5 when shutting down? */
|
|
static int restart_from_s5; /* Force system back on from S5 */
|
|
static int fake_pltrst_timeout; /* Fake PLTRST# timeout at next power-on */
|
|
|
|
void chipset_force_shutdown(void)
|
|
{
|
|
CPRINTS("%s()", __func__);
|
|
|
|
/*
|
|
* Force power off. This condition will reset once the state machine
|
|
* transitions to G3.
|
|
*/
|
|
gpio_set_level(GPIO_PCH_SYS_PWROK, 0);
|
|
gpio_set_level(GPIO_PCH_RSMRST_L, 0);
|
|
}
|
|
|
|
void chipset_reset(int cold_reset)
|
|
{
|
|
CPRINTS("%s(%d)", __func__, cold_reset);
|
|
if (cold_reset) {
|
|
/*
|
|
* Drop and restore PWROK. This causes the PCH to reboot,
|
|
* regardless of its after-G3 setting. This type of reboot
|
|
* causes the PCH to assert PLTRST#, SLP_S3#, and SLP_S5#, so
|
|
* we actually drop power to the rest of the system (hence, a
|
|
* "cold" reboot).
|
|
*/
|
|
|
|
/* Ignore if PWROK is already low */
|
|
if (gpio_get_level(GPIO_PCH_SYS_PWROK) == 0)
|
|
return;
|
|
|
|
/* PWROK must deassert for at least 3 RTC clocks = 91 us */
|
|
gpio_set_level(GPIO_PCH_SYS_PWROK, 0);
|
|
udelay(100);
|
|
gpio_set_level(GPIO_PCH_SYS_PWROK, 1);
|
|
|
|
} else {
|
|
/*
|
|
* Send a reset pulse to the PCH. This just causes it to
|
|
* assert INIT# to the CPU without dropping power or asserting
|
|
* PLTRST# to reset the rest of the system. The PCH uses a 16
|
|
* ms debounce time, so assert the signal for twice that.
|
|
*/
|
|
gpio_set_level(GPIO_PCH_RCIN_L, 0);
|
|
usleep(32 * MSEC);
|
|
gpio_set_level(GPIO_PCH_RCIN_L, 1);
|
|
}
|
|
}
|
|
|
|
void chipset_throttle_cpu(int throttle)
|
|
{
|
|
if (chipset_in_state(CHIPSET_STATE_ON))
|
|
gpio_set_level(GPIO_CPU_PROCHOT, throttle);
|
|
}
|
|
|
|
enum power_state power_chipset_init(void)
|
|
{
|
|
/*
|
|
* If we're switching between images without rebooting, see if the x86
|
|
* is already powered on; if so, leave it there instead of cycling
|
|
* through G3.
|
|
*/
|
|
if (system_jumped_to_this_image()) {
|
|
if ((power_get_signals() & IN_ALL_S0) == IN_ALL_S0) {
|
|
/* Disable idle task deep sleep when in S0. */
|
|
disable_sleep(SLEEP_MASK_AP_RUN);
|
|
|
|
CPRINTS("already in S0");
|
|
return POWER_S0;
|
|
} else {
|
|
/* Force all signals to their G3 states */
|
|
CPRINTS("forcing G3");
|
|
gpio_set_level(GPIO_PCH_CORE_PWROK, 0);
|
|
gpio_set_level(GPIO_VCORE_EN, 0);
|
|
gpio_set_level(GPIO_SUSP_VR_EN, 0);
|
|
gpio_set_level(GPIO_PP1350_EN, 0);
|
|
gpio_set_level(GPIO_PP3300_DX_EN, 0);
|
|
gpio_set_level(GPIO_PP5000_EN, 0);
|
|
gpio_set_level(GPIO_PCH_RSMRST_L, 0);
|
|
gpio_set_level(GPIO_PCH_SYS_PWROK, 0);
|
|
wireless_set_state(WIRELESS_OFF);
|
|
}
|
|
}
|
|
|
|
return POWER_G3;
|
|
}
|
|
|
|
enum power_state power_handle_state(enum power_state state)
|
|
{
|
|
switch (state) {
|
|
case POWER_G3:
|
|
break;
|
|
|
|
case POWER_S5:
|
|
if (gpio_get_level(GPIO_PCH_SLP_S4_L) == 1)
|
|
return POWER_S5S3; /* Power up to next state */
|
|
break;
|
|
|
|
case POWER_S3:
|
|
/*
|
|
* If lid is closed; hold touchscreen in reset to cut power
|
|
* usage. If lid is open, take touchscreen out of reset so it
|
|
* can wake the processor. Chipset task is awakened on lid
|
|
* switch transitions.
|
|
*/
|
|
gpio_set_level(GPIO_TOUCHSCREEN_RESET_L, lid_is_open());
|
|
|
|
/* Check for state transitions */
|
|
if (!power_has_signals(IN_PGOOD_S3)) {
|
|
/* Required rail went away */
|
|
chipset_force_shutdown();
|
|
return POWER_S3S5;
|
|
} else if (gpio_get_level(GPIO_PCH_SLP_S3_L) == 1) {
|
|
/* Power up to next state */
|
|
return POWER_S3S0;
|
|
} else if (gpio_get_level(GPIO_PCH_SLP_S4_L) == 0) {
|
|
/* Power down to next state */
|
|
return POWER_S3S5;
|
|
}
|
|
break;
|
|
|
|
case POWER_S0:
|
|
if (!power_has_signals(IN_PGOOD_S0)) {
|
|
/* Required rail went away */
|
|
chipset_force_shutdown();
|
|
return POWER_S0S3;
|
|
} else if (gpio_get_level(GPIO_PCH_SLP_S3_L) == 0) {
|
|
/* Power down to next state */
|
|
return POWER_S0S3;
|
|
}
|
|
break;
|
|
|
|
case POWER_G3S5:
|
|
/*
|
|
* Wait 10ms after +3VALW good, since that powers VccDSW and
|
|
* VccSUS.
|
|
*/
|
|
msleep(10);
|
|
|
|
gpio_set_level(GPIO_SUSP_VR_EN, 1);
|
|
if (power_wait_signals(IN_PGOOD_S5)) {
|
|
gpio_set_level(GPIO_SUSP_VR_EN, 0);
|
|
chipset_force_shutdown();
|
|
return POWER_G3;
|
|
}
|
|
|
|
/* Deassert RSMRST# */
|
|
gpio_set_level(GPIO_PCH_RSMRST_L, 1);
|
|
|
|
/* Wait 10ms for SUSCLK to stabilize */
|
|
msleep(10);
|
|
return POWER_S5;
|
|
|
|
case POWER_S5S3:
|
|
/* Wait for the always-on rails to be good */
|
|
if (power_wait_signals(IN_PGOOD_ALWAYS_ON)) {
|
|
chipset_force_shutdown();
|
|
return POWER_S5G3;
|
|
}
|
|
|
|
/* Turn on power to RAM */
|
|
gpio_set_level(GPIO_PP1350_EN, 1);
|
|
if (power_wait_signals(IN_PGOOD_S3)) {
|
|
chipset_force_shutdown();
|
|
return POWER_S5G3;
|
|
}
|
|
|
|
/*
|
|
* Enable touchpad power so it can wake the system from
|
|
* suspend.
|
|
*/
|
|
gpio_set_level(GPIO_ENABLE_TOUCHPAD, 1);
|
|
|
|
/* Call hooks now that rails are up */
|
|
hook_notify(HOOK_CHIPSET_STARTUP);
|
|
return POWER_S3;
|
|
|
|
case POWER_S3S0:
|
|
/* Turn on power rails */
|
|
gpio_set_level(GPIO_PP5000_EN, 1);
|
|
usleep(3 * MSEC); /* Small delay; see crosbug.com/p/25271 */
|
|
gpio_set_level(GPIO_PP3300_DX_EN, 1);
|
|
|
|
/* Enable wireless */
|
|
wireless_set_state(WIRELESS_ON);
|
|
|
|
/*
|
|
* Make sure touchscreen is out if reset (even if the lid is
|
|
* still closed); it may have been turned off if the lid was
|
|
* closed in S3.
|
|
*/
|
|
gpio_set_level(GPIO_TOUCHSCREEN_RESET_L, 1);
|
|
|
|
/* Wait for non-core power rails good */
|
|
if (power_wait_signals(IN_PGOOD_S0)) {
|
|
chipset_force_shutdown();
|
|
wireless_set_state(WIRELESS_OFF);
|
|
gpio_set_level(GPIO_PP3300_DX_EN, 0);
|
|
gpio_set_level(GPIO_PP5000_EN, 0);
|
|
gpio_set_level(GPIO_TOUCHSCREEN_RESET_L, 0);
|
|
return POWER_S3;
|
|
}
|
|
|
|
/*
|
|
* Enable +CPU_CORE. The CPU itself will request the supplies
|
|
* when it's ready.
|
|
*/
|
|
gpio_set_level(GPIO_VCORE_EN, 1);
|
|
|
|
/* Call hooks now that rails are up */
|
|
hook_notify(HOOK_CHIPSET_RESUME);
|
|
|
|
/*
|
|
* Disable idle task deep sleep. This means that the low
|
|
* power idle task will not go into deep sleep while in S0.
|
|
*/
|
|
disable_sleep(SLEEP_MASK_AP_RUN);
|
|
|
|
/*
|
|
* Wait 15 ms after all voltages good. 100 ms is only needed
|
|
* for PCIe devices; mini-PCIe devices should need only 10 ms.
|
|
*/
|
|
msleep(15);
|
|
|
|
/*
|
|
* Throttle CPU if necessary. This should only be asserted
|
|
* when +VCCP is powered (it is by now).
|
|
*/
|
|
gpio_set_level(GPIO_CPU_PROCHOT, throttle_cpu);
|
|
|
|
/* Set SYS and CORE PWROK */
|
|
gpio_set_level(GPIO_PCH_SYS_PWROK, 1);
|
|
gpio_set_level(GPIO_PCH_CORE_PWROK, 1);
|
|
|
|
/* Wait 50 ms for platform reset to deassert */
|
|
{
|
|
int i;
|
|
|
|
for (i = 0; i < 50; i++) {
|
|
usleep(MSEC);
|
|
if (!lpc_get_pltrst_asserted())
|
|
break;
|
|
}
|
|
|
|
if (i < 50 && !fake_pltrst_timeout) {
|
|
/* Deasserted in time */
|
|
CPRINTS("power PLTRST# deasserted");
|
|
} else {
|
|
/* Force a reset. See crosbug.com/p/28422 */
|
|
CPRINTS("power PLTRST# timeout");
|
|
power_button_pch_release();
|
|
chipset_force_shutdown();
|
|
restart_from_s5 = 1;
|
|
|
|
fake_pltrst_timeout = 0;
|
|
}
|
|
}
|
|
|
|
return POWER_S0;
|
|
|
|
case POWER_S0S3:
|
|
/* Call hooks before we remove power rails */
|
|
hook_notify(HOOK_CHIPSET_SUSPEND);
|
|
|
|
/* Clear SYS and CORE PWROK */
|
|
gpio_set_level(GPIO_PCH_SYS_PWROK, 0);
|
|
gpio_set_level(GPIO_PCH_CORE_PWROK, 0);
|
|
|
|
/* Wait 40ns */
|
|
udelay(1);
|
|
|
|
/* Disable +CPU_CORE */
|
|
gpio_set_level(GPIO_VCORE_EN, 0);
|
|
|
|
/* Suspend wireless */
|
|
wireless_set_state(WIRELESS_SUSPEND);
|
|
|
|
/*
|
|
* Enable idle task deep sleep. Allow the low power idle task
|
|
* to go into deep sleep in S3 or lower.
|
|
*/
|
|
enable_sleep(SLEEP_MASK_AP_RUN);
|
|
|
|
/*
|
|
* Deassert prochot since CPU is off and we're about to drop
|
|
* +VCCP.
|
|
*/
|
|
gpio_set_level(GPIO_CPU_PROCHOT, 0);
|
|
|
|
/* Turn off power rails */
|
|
msleep(7); /* Small delay; see crosbug.com/p/26561 */
|
|
gpio_set_level(GPIO_PP3300_DX_EN, 0);
|
|
|
|
#ifdef CONFIG_USB_PORT_POWER_IN_S3
|
|
/*
|
|
* Disable the 5V rail if all USB ports are disabled. Else
|
|
* leave 5V enabled so the ports will continue to work in S3.
|
|
*/
|
|
if (!usb_charge_ports_enabled())
|
|
gpio_set_level(GPIO_PP5000_EN, 0);
|
|
#else
|
|
gpio_set_level(GPIO_PP5000_EN, 0);
|
|
#endif
|
|
|
|
return POWER_S3;
|
|
|
|
case POWER_S3S5:
|
|
/* Call hooks before we remove power rails */
|
|
hook_notify(HOOK_CHIPSET_SHUTDOWN);
|
|
|
|
/* Turn off 5V rail (if it wasn't turned off in S3) */
|
|
gpio_set_level(GPIO_PP5000_EN, 0);
|
|
|
|
/* Disable wireless */
|
|
wireless_set_state(WIRELESS_OFF);
|
|
|
|
/* Disable touchpad power and hold touchscreen in reset */
|
|
gpio_set_level(GPIO_ENABLE_TOUCHPAD, 0);
|
|
gpio_set_level(GPIO_TOUCHSCREEN_RESET_L, 0);
|
|
|
|
/* Turn off power to RAM */
|
|
gpio_set_level(GPIO_PP1350_EN, 0);
|
|
|
|
/*
|
|
* If restarting from S5, delay and fake power button press.
|
|
* See crosbug.com/p/28422.
|
|
*/
|
|
if (restart_from_s5) {
|
|
CPRINTS("power restart from S5");
|
|
|
|
restart_from_s5 = 0;
|
|
|
|
/* Delay for system to shut down after rails dropped */
|
|
msleep(100);
|
|
|
|
/* Restart system via power button press */
|
|
power_button_pch_pulse();
|
|
|
|
/*
|
|
* Force system to start back up from scratch. This is
|
|
* needed to undo the effects of a previous call to
|
|
* chipset_force_shutdown().
|
|
*/
|
|
return POWER_G3S5;
|
|
}
|
|
|
|
/* Start shutting down */
|
|
return pause_in_s5 ? POWER_S5 : POWER_S5G3;
|
|
|
|
case POWER_S5G3:
|
|
/* Assert RSMRST# */
|
|
gpio_set_level(GPIO_PCH_RSMRST_L, 0);
|
|
gpio_set_level(GPIO_SUSP_VR_EN, 0);
|
|
|
|
return POWER_G3;
|
|
}
|
|
|
|
return state;
|
|
}
|
|
|
|
static int host_command_gsv(struct host_cmd_handler_args *args)
|
|
{
|
|
const struct ec_params_get_set_value *p = args->params;
|
|
struct ec_response_get_set_value *r = args->response;
|
|
|
|
if (p->flags & EC_GSV_SET)
|
|
pause_in_s5 = p->value;
|
|
|
|
r->value = pause_in_s5;
|
|
|
|
args->response_size = sizeof(*r);
|
|
return EC_RES_SUCCESS;
|
|
}
|
|
DECLARE_HOST_COMMAND(EC_CMD_GSV_PAUSE_IN_S5,
|
|
host_command_gsv,
|
|
EC_VER_MASK(0));
|
|
|
|
static int console_command_gsv(int argc, char **argv)
|
|
{
|
|
if (argc > 1 && !parse_bool(argv[1], &pause_in_s5))
|
|
return EC_ERROR_INVAL;
|
|
|
|
ccprintf("pause_in_s5 = %s\n", pause_in_s5 ? "on" : "off");
|
|
|
|
return EC_SUCCESS;
|
|
}
|
|
DECLARE_CONSOLE_COMMAND(pause_in_s5, console_command_gsv,
|
|
"[on|off]",
|
|
"Should the AP pause in S5 during shutdown?",
|
|
NULL);
|
|
|
|
static int console_command_powerfail(int argc, char **argv)
|
|
{
|
|
ccprintf("Faking a failure of next power-on event\n");
|
|
fake_pltrst_timeout = 1;
|
|
return EC_SUCCESS;
|
|
}
|
|
DECLARE_CONSOLE_COMMAND(powerfail, console_command_powerfail,
|
|
NULL,
|
|
"Fake PLTRST# failure during next power-on",
|
|
NULL);
|