mirror of
https://github.com/Telecominfraproject/OpenCellular.git
synced 2026-01-10 01:21:49 +00:00
BUG=None BRANCH=slippy,peppy,falco,wolf TEST=Boot device and verify WLAN and WWAN enable GPIOs are active. Change-Id: I1b488bc26ddbe50c570aefd8fcd3cdcb4d5b38d4 Signed-off-by: Dave Parker <dparker@chromium.org> Reviewed-on: https://gerrit.chromium.org/gerrit/61653 Commit-Queue: Randall Spangler <rspangler@chromium.org> Reviewed-by: Randall Spangler <rspangler@chromium.org>
345 lines
9.4 KiB
C
345 lines
9.4 KiB
C
/* Copyright (c) 2013 The Chromium OS Authors. All rights reserved.
|
|
* Use of this source code is governed by a BSD-style license that can be
|
|
* found in the LICENSE file.
|
|
*/
|
|
|
|
/* X86 chipset power control module for Chrome EC */
|
|
|
|
#include "chipset.h"
|
|
#include "chipset_x86_common.h"
|
|
#include "common.h"
|
|
#include "console.h"
|
|
#include "gpio.h"
|
|
#include "hooks.h"
|
|
#include "lid_switch.h"
|
|
#include "system.h"
|
|
#include "timer.h"
|
|
#include "util.h"
|
|
#include "wireless.h"
|
|
|
|
/* Console output macros */
|
|
#define CPUTS(outstr) cputs(CC_CHIPSET, outstr)
|
|
#define CPRINTF(format, args...) cprintf(CC_CHIPSET, format, ## args)
|
|
|
|
/* Input state flags */
|
|
#define IN_PGOOD_5VALW X86_SIGNAL_MASK(X86_PGOOD_5VALW)
|
|
#define IN_PGOOD_1_5V_DDR X86_SIGNAL_MASK(X86_PGOOD_1_5V_DDR)
|
|
#define IN_PGOOD_1_5V_PCH X86_SIGNAL_MASK(X86_PGOOD_1_5V_PCH)
|
|
#define IN_PGOOD_1_8VS X86_SIGNAL_MASK(X86_PGOOD_1_8VS)
|
|
#define IN_PGOOD_VCCP X86_SIGNAL_MASK(X86_PGOOD_VCCP)
|
|
#define IN_PGOOD_VCCSA X86_SIGNAL_MASK(X86_PGOOD_VCCSA)
|
|
#define IN_PGOOD_CPU_CORE X86_SIGNAL_MASK(X86_PGOOD_CPU_CORE)
|
|
#define IN_PGOOD_VGFX_CORE X86_SIGNAL_MASK(X86_PGOOD_VGFX_CORE)
|
|
#define IN_PCH_SLP_S3n_DEASSERTED X86_SIGNAL_MASK(X86_PCH_SLP_S3n_DEASSERTED)
|
|
#define IN_PCH_SLP_S4n_DEASSERTED X86_SIGNAL_MASK(X86_PCH_SLP_S4n_DEASSERTED)
|
|
#define IN_PCH_SLP_S5n_DEASSERTED X86_SIGNAL_MASK(X86_PCH_SLP_S5n_DEASSERTED)
|
|
#define IN_PCH_SLP_An_DEASSERTED X86_SIGNAL_MASK(X86_PCH_SLP_An_DEASSERTED)
|
|
#define IN_PCH_SLP_SUSn_DEASSERTED X86_SIGNAL_MASK(X86_PCH_SLP_SUSn_DEASSERTED)
|
|
#define IN_PCH_SLP_MEn_DEASSERTED X86_SIGNAL_MASK(X86_PCH_SLP_MEn_DEASSERTED)
|
|
|
|
/* All always-on supplies */
|
|
#define IN_PGOOD_ALWAYS_ON (IN_PGOOD_5VALW)
|
|
/* All non-core power rails */
|
|
#define IN_PGOOD_ALL_NONCORE (IN_PGOOD_1_5V_DDR | IN_PGOOD_1_5V_PCH | \
|
|
IN_PGOOD_1_8VS | IN_PGOOD_VCCP | IN_PGOOD_VCCSA)
|
|
/* All core power rails */
|
|
#define IN_PGOOD_ALL_CORE (IN_PGOOD_CPU_CORE | IN_PGOOD_VGFX_CORE)
|
|
/* Rails required for S3 */
|
|
#define IN_PGOOD_S3 (IN_PGOOD_ALWAYS_ON | IN_PGOOD_1_5V_DDR)
|
|
/* Rails required for S0 */
|
|
#define IN_PGOOD_S0 (IN_PGOOD_ALWAYS_ON | IN_PGOOD_ALL_NONCORE)
|
|
|
|
/* All PM_SLP signals from PCH deasserted */
|
|
#define IN_ALL_PM_SLP_DEASSERTED (IN_PCH_SLP_S3n_DEASSERTED | \
|
|
IN_PCH_SLP_S4n_DEASSERTED | \
|
|
IN_PCH_SLP_S5n_DEASSERTED | \
|
|
IN_PCH_SLP_An_DEASSERTED)
|
|
/* All inputs in the right state for S0 */
|
|
#define IN_ALL_S0 (IN_PGOOD_ALWAYS_ON | IN_PGOOD_ALL_NONCORE | \
|
|
IN_PGOOD_CPU_CORE | IN_ALL_PM_SLP_DEASSERTED)
|
|
|
|
static int throttle_cpu; /* Throttle CPU? */
|
|
|
|
void chipset_force_shutdown(void)
|
|
{
|
|
CPRINTF("[%T chipset force shutdown]\n");
|
|
|
|
/*
|
|
* Force x86 off. This condition will reset once the state machine
|
|
* transitions to G3.
|
|
*/
|
|
gpio_set_level(GPIO_PCH_DPWROK, 0);
|
|
gpio_set_level(GPIO_PCH_RSMRST_L, 0);
|
|
}
|
|
|
|
void chipset_reset(int cold_reset)
|
|
{
|
|
if (cold_reset) {
|
|
/*
|
|
* Drop and restore PWROK. This causes the PCH to reboot,
|
|
* regardless of its after-G3 setting. This type of reboot
|
|
* causes the PCH to assert PLTRST#, SLP_S3#, and SLP_S5#, so
|
|
* we actually drop power to the rest of the system (hence, a
|
|
* "cold" reboot).
|
|
*/
|
|
|
|
/* Ignore if PWROK is already low */
|
|
if (gpio_get_level(GPIO_PCH_PWROK) == 0)
|
|
return;
|
|
|
|
/* PWROK must deassert for at least 3 RTC clocks = 91 us */
|
|
gpio_set_level(GPIO_PCH_PWROK, 0);
|
|
udelay(100);
|
|
gpio_set_level(GPIO_PCH_PWROK, 1);
|
|
|
|
} else {
|
|
/*
|
|
* Send a RCIN# pulse to the PCH. This just causes it to
|
|
* assert INIT# to the CPU without dropping power or asserting
|
|
* PLTRST# to reset the rest of the system.
|
|
*/
|
|
|
|
/* Pulse must be at least 16 PCI clocks long = 500 ns */
|
|
gpio_set_level(GPIO_PCH_RCIN_L, 0);
|
|
udelay(10);
|
|
gpio_set_level(GPIO_PCH_RCIN_L, 1);
|
|
}
|
|
}
|
|
|
|
void chipset_throttle_cpu(int throttle)
|
|
{
|
|
throttle_cpu = throttle;
|
|
|
|
/* Immediately set throttling if CPU is on */
|
|
if (chipset_in_state(CHIPSET_STATE_ON))
|
|
gpio_set_level(GPIO_CPU_PROCHOT, throttle);
|
|
}
|
|
|
|
enum x86_state x86_chipset_init(void)
|
|
{
|
|
/*
|
|
* If we're switching between images without rebooting, see if the x86
|
|
* is already powered on; if so, leave it there instead of cycling
|
|
* through G3.
|
|
*/
|
|
if (system_jumped_to_this_image()) {
|
|
if ((x86_get_signals() & IN_ALL_S0) == IN_ALL_S0) {
|
|
CPRINTF("[%T x86 already in S0]\n");
|
|
return X86_S0;
|
|
} else {
|
|
/* Force all signals to their G3 states */
|
|
CPRINTF("[%T x86 forcing G3]\n");
|
|
gpio_set_level(GPIO_PCH_PWROK, 0);
|
|
gpio_set_level(GPIO_ENABLE_VCORE, 0);
|
|
gpio_set_level(GPIO_ENABLE_VS, 0);
|
|
gpio_set_level(GPIO_ENABLE_TOUCHPAD, 0);
|
|
gpio_set_level(GPIO_TOUCHSCREEN_RESET_L, 0);
|
|
gpio_set_level(GPIO_ENABLE_1_5V_DDR, 0);
|
|
gpio_set_level(GPIO_PCH_RSMRST_L, 0);
|
|
gpio_set_level(GPIO_PCH_DPWROK, 0);
|
|
}
|
|
}
|
|
|
|
return X86_G3;
|
|
}
|
|
|
|
enum x86_state x86_handle_state(enum x86_state state)
|
|
{
|
|
switch (state) {
|
|
case X86_G3:
|
|
break;
|
|
|
|
case X86_S5:
|
|
if (gpio_get_level(GPIO_PCH_SLP_S5_L) == 1) {
|
|
/* Power up to next state */
|
|
return X86_S5S3;
|
|
}
|
|
break;
|
|
|
|
case X86_S3:
|
|
/*
|
|
* If lid is closed; hold touchscreen in reset to cut power
|
|
* usage. If lid is open, take touchscreen out of reset so it
|
|
* can wake the processor.
|
|
*/
|
|
gpio_set_level(GPIO_TOUCHSCREEN_RESET_L, lid_is_open());
|
|
|
|
/* Check for state transitions */
|
|
if (!x86_has_signals(IN_PGOOD_S3)) {
|
|
/* Required rail went away */
|
|
chipset_force_shutdown();
|
|
return X86_S3S5;
|
|
} else if (gpio_get_level(GPIO_PCH_SLP_S3_L) == 1) {
|
|
/* Power up to next state */
|
|
return X86_S3S0;
|
|
} else if (gpio_get_level(GPIO_PCH_SLP_S5_L) == 0) {
|
|
/* Power down to next state */
|
|
return X86_S3S5;
|
|
}
|
|
break;
|
|
|
|
case X86_S0:
|
|
if (!x86_has_signals(IN_PGOOD_S0)) {
|
|
/* Required rail went away */
|
|
chipset_force_shutdown();
|
|
return X86_S0S3;
|
|
} else if (gpio_get_level(GPIO_PCH_SLP_S3_L) == 0) {
|
|
/* Power down to next state */
|
|
return X86_S0S3;
|
|
}
|
|
break;
|
|
|
|
case X86_G3S5:
|
|
/*
|
|
* Wait 10ms after +3VALW good, since that powers VccDSW and
|
|
* VccSUS.
|
|
*/
|
|
msleep(10);
|
|
|
|
/* Assert DPWROK, deassert RSMRST# */
|
|
gpio_set_level(GPIO_PCH_DPWROK, 1);
|
|
gpio_set_level(GPIO_PCH_RSMRST_L, 1);
|
|
|
|
/* Wait 5ms for SUSCLK to stabilize */
|
|
msleep(5);
|
|
return X86_S5;
|
|
|
|
case X86_S5S3:
|
|
/* Wait for the always-on rails to be good */
|
|
if (x86_wait_signals(IN_PGOOD_ALWAYS_ON)) {
|
|
chipset_force_shutdown();
|
|
return X86_S5;
|
|
}
|
|
|
|
/*
|
|
* Take lightbar out of reset, now that +5VALW is available and
|
|
* we won't leak +3VALW through the reset line.
|
|
*/
|
|
gpio_set_level(GPIO_LIGHTBAR_RESET_L, 1);
|
|
|
|
/* Turn on power to RAM */
|
|
gpio_set_level(GPIO_ENABLE_1_5V_DDR, 1);
|
|
if (x86_wait_signals(IN_PGOOD_S3)) {
|
|
chipset_force_shutdown();
|
|
return X86_S5;
|
|
}
|
|
|
|
/*
|
|
* Enable touchpad power so it can wake the system from
|
|
* suspend.
|
|
*/
|
|
gpio_set_level(GPIO_ENABLE_TOUCHPAD, 1);
|
|
|
|
/* Call hooks now that rails are up */
|
|
hook_notify(HOOK_CHIPSET_STARTUP);
|
|
return X86_S3;
|
|
|
|
case X86_S3S0:
|
|
/* Turn on power rails */
|
|
gpio_set_level(GPIO_ENABLE_VS, 1);
|
|
|
|
/* Enable wireless */
|
|
wireless_enable(EC_WIRELESS_SWITCH_ALL);
|
|
|
|
/*
|
|
* Make sure touchscreen is out if reset (even if the lid is
|
|
* still closed); it may have been turned off if the lid was
|
|
* closed in S3.
|
|
*/
|
|
gpio_set_level(GPIO_TOUCHSCREEN_RESET_L, 1);
|
|
|
|
/* Wait for non-core power rails good */
|
|
if (x86_wait_signals(IN_PGOOD_S0)) {
|
|
chipset_force_shutdown();
|
|
gpio_set_level(GPIO_TOUCHSCREEN_RESET_L, 0);
|
|
wireless_enable(0);
|
|
gpio_set_level(GPIO_ENABLE_VS, 0);
|
|
return X86_S3;
|
|
}
|
|
|
|
/*
|
|
* Enable +CPU_CORE and +VGFX_CORE regulator. The CPU itself
|
|
* will request the supplies when it's ready.
|
|
*/
|
|
gpio_set_level(GPIO_ENABLE_VCORE, 1);
|
|
|
|
/* Call hooks now that rails are up */
|
|
hook_notify(HOOK_CHIPSET_RESUME);
|
|
|
|
/* Wait 99ms after all voltages good */
|
|
msleep(99);
|
|
|
|
/*
|
|
* Throttle CPU if necessary. This should only be asserted
|
|
* when +VCCP is powered (it is by now).
|
|
*/
|
|
gpio_set_level(GPIO_CPU_PROCHOT, throttle_cpu);
|
|
|
|
/* Set PCH_PWROK */
|
|
gpio_set_level(GPIO_PCH_PWROK, 1);
|
|
return X86_S0;
|
|
|
|
case X86_S0S3:
|
|
/* Call hooks before we remove power rails */
|
|
hook_notify(HOOK_CHIPSET_SUSPEND);
|
|
|
|
/* Clear PCH_PWROK */
|
|
gpio_set_level(GPIO_PCH_PWROK, 0);
|
|
|
|
/* Wait 40ns */
|
|
udelay(1);
|
|
|
|
/* Disable +CPU_CORE and +VGFX_CORE */
|
|
gpio_set_level(GPIO_ENABLE_VCORE, 0);
|
|
|
|
/* Disable wireless */
|
|
wireless_enable(0);
|
|
|
|
/*
|
|
* Deassert prochot since CPU is off and we're about to drop
|
|
* +VCCP.
|
|
*/
|
|
gpio_set_level(GPIO_CPU_PROCHOT, 0);
|
|
|
|
/* Turn off power rails */
|
|
gpio_set_level(GPIO_ENABLE_VS, 0);
|
|
return X86_S3;
|
|
|
|
case X86_S3S5:
|
|
/* Call hooks before we remove power rails */
|
|
hook_notify(HOOK_CHIPSET_SHUTDOWN);
|
|
|
|
/* Disable touchpad power */
|
|
gpio_set_level(GPIO_ENABLE_TOUCHPAD, 0);
|
|
|
|
/* Turn off power to RAM */
|
|
gpio_set_level(GPIO_ENABLE_1_5V_DDR, 0);
|
|
|
|
/*
|
|
* Put touchscreen and lightbar in reset, so we won't leak
|
|
* +3VALW through the reset line to chips powered by +5VALW.
|
|
*
|
|
* (Note that we're no longer powering down +5VALW due to
|
|
* crosbug.com/p/16600, but to minimize side effects of that
|
|
* change we'll still reset these components in S5.)
|
|
*/
|
|
gpio_set_level(GPIO_TOUCHSCREEN_RESET_L, 0);
|
|
gpio_set_level(GPIO_LIGHTBAR_RESET_L, 0);
|
|
return X86_S5;
|
|
|
|
case X86_S5G3:
|
|
/* Deassert DPWROK, assert RSMRST# */
|
|
gpio_set_level(GPIO_PCH_DPWROK, 0);
|
|
gpio_set_level(GPIO_PCH_RSMRST_L, 0);
|
|
return X86_G3;
|
|
}
|
|
|
|
return state;
|
|
}
|
|
|
|
void ivybridge_interrupt(enum gpio_signal signal)
|
|
{
|
|
/* Route SUSWARN# back to SUSACK# */
|
|
gpio_set_level(GPIO_PCH_SUSACK_L, gpio_get_level(GPIO_PCH_SUSWARN_L));
|
|
}
|